**CODE No.:16BT30403** SVEC-16

## SREE VIDYANIKETHAN ENGINEERING COLLEGE

(An Autonomous Institution, Affiliated to JNTUA, Ananthapuramu)

## II B.Tech II Semester (SVEC-16) Regular Examinations May - 2018 SWITCHING THEORY AND LOGIC DESIGN

| [Electrical and Electronics Engineering] |          |                                                                                                                                                                                                                                             |                         |                    |
|------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|
| Time: 3 hours                            |          |                                                                                                                                                                                                                                             | Max. Marks: 70          |                    |
| Answer One Question from each Unit       |          |                                                                                                                                                                                                                                             | 1/24/201/24/24/24/201/0 |                    |
|                                          |          | All questions carry equal marks                                                                                                                                                                                                             |                         |                    |
| UNIT-I                                   |          |                                                                                                                                                                                                                                             |                         |                    |
| 1                                        | a)       | Perform the subtraction on the given unsigned binary numbers using the 2's complement: i) 100111 – 10001. ii) 1001 – 101000.                                                                                                                | CO4                     | 6 Marks            |
|                                          | b)       | The state of a 12 bit register is 100010010111. What is its contents if it represents:                                                                                                                                                      | CO1                     | 8 Marks            |
|                                          |          | i) Three decimal digits in BCD. ii) Three decimal digits in the excess-3 code. iii) Three decimal digits in the 84-2-1 code. iv) A binary number.                                                                                           |                         |                    |
| •                                        | `        | (OR)                                                                                                                                                                                                                                        | 001                     | () ( )             |
| 2                                        | a)<br>b) | Show that the dual of the exclusive-OR is equal to its complement.  Detect and correct the errors of even parity hamming code word  i) 1101010. ii) 0101101.                                                                                | CO1<br>CO4              | 6 Marks<br>8 Marks |
|                                          |          | UNIT-II                                                                                                                                                                                                                                     |                         |                    |
| 3                                        | a)       | Simplify the Boolean function using map method.                                                                                                                                                                                             | CO1                     | 8 Marks            |
| 3                                        |          | F(A,B,C,D) = A'B'CD' + B'C'D' + A'B'D' + B'CD' + A'CD + A'BD                                                                                                                                                                                |                         |                    |
|                                          | b)       | Draw a logic diagram using only two- input NOR gates to implement the function. $F(A,B,C,D) = (A 'B' + AB) (C'D + CD')$ (OR)                                                                                                                | CO1                     | 6 Marks            |
| 4                                        |          | Using Quine-McCluskey method simplify the Boolean function. $F(A,B,C,D,E) = \Sigma(0,1,4,5,16,17,21,25,29)$                                                                                                                                 | CO1                     | 14 Marks           |
|                                          |          | (UNIT-III)                                                                                                                                                                                                                                  |                         |                    |
| 5                                        | a)       | Implement the following Boolean function with a multiplexer. $F(A, B, C, D) = \Sigma(0, 2, 5, 8, 10, 14)$                                                                                                                                   | CO3                     | 6 Marks            |
|                                          | b)       | Construct a 5-to-32-line decoder with four 3-to-8-line decoders with enable and a 2-to-4-line decoder.                                                                                                                                      | CO4                     | 8 Marks            |
|                                          |          | (OR)                                                                                                                                                                                                                                        |                         |                    |
| 6                                        | a)       | Design 4 bit Magnitude Comparator and explain in detail.                                                                                                                                                                                    | CO3                     | 8 Marks            |
|                                          | b)       | Write the design procedure for combinational circuits.  UNIT-IV                                                                                                                                                                             | CO2                     | 6 Marks            |
| 7                                        | a)       | Draw the logic diagram of a SR latch using NOR gates. Explain its operation using excitation table.                                                                                                                                         | CO2                     | 6 Marks            |
|                                          | b)       | Design a mod-10 Ripple counter using T flip-flops and explain.  (OR)                                                                                                                                                                        | CO6                     | 8 Marks            |
| 8                                        | a)       | Construct a JK flip-flop using a D flip-flop, a 2x1 multiplexer and an inverter.                                                                                                                                                            | CO3                     | 8 Marks            |
|                                          | b)       | What is race around condition? How it can be eliminated?  UNIT-V                                                                                                                                                                            | CO1                     | 6 Marks            |
| 9                                        | a)       | Draw a PLA circuit to implement the functions.                                                                                                                                                                                              | CO3                     | 7 Marks            |
|                                          | • \      | $F_1 = A'B + AC + A'BC'$ and $F_2 = (AC + AB + BC)'$                                                                                                                                                                                        | G O #                   |                    |
|                                          | b)       | Explain about sequential circuits, state table and state diagram.  (OR)                                                                                                                                                                     | CO5                     | 7 Marks            |
| 10                                       | a)       | The output Z of a fundamental mode, two input sequential circuit is to change from 0 to 1 only when $x_2$ changes from 0 to 1 while $x_1 = 1$ . The output changes from 1 to 0 only when $x_1$ changes from 1 to 0 while $x_2 = 1$ . Find a | CO6                     | 10 Marks           |
|                                          | 1. \     | minimum row reduced flow table.                                                                                                                                                                                                             | CO1                     | 4 3 41             |

(A) (A) (A)

CO1

4 Marks

b) Design and implement Full adder with PLA.